DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10316_0
© NXP B.V. 2008. All rights reserved.
User manual
Rev. 00.06 — 17 December 2008
179 of 571
NXP Semiconductors
UM10316
Chapter 13: LPC29xx USB device
9.7.10 USB End of Transfer Interrupt Status register (USBEoTIntSt - 0xE010 C2A0)
When the DMA transfer completes for the current DMA descriptor, either normally
(descriptor is retired) or because of an error, the bit corresponding to the endpoint is set in
this register. The cause of the interrupt is recorded in the DD_status field of the descriptor.
USBEoTIntSt is a read only register.
9.7.11 USB End of Transfer Interrupt Clear register (USBEoTIntClr - 0xE010 C2A4)
Writing one to a bit in this register clears the corresponding bit in the USBEoTIntSt
register. Writing zero has no effect. USBEoTIntClr is a write only register.
9.7.12 USB End of Transfer Interrupt Set register (USBEoTIntSet - 0xE010 C2A8)
Writing one to a bit in this register sets the corresponding bit in the USBEoTIntSt register.
Writing zero has no effect. USBEoTIntSet is a write only register.
1
NDDR
New DD Request Interrupt enable bit.
0
0
The New DD Request Interrupt is
disabled.
1
The New DD Request Interrupt is
enabled.
2
ERR
System Error Interrupt enable bit.
0
0
The System Error Interrupt is disabled.
1
The System Error Interrupt is enabled.
31:3 -
-
Reserved, user software should not write
ones to reserved bits. The value read
from a reserved bit is not defined.
NA
Table 160. USB DMA Interrupt Enable register (USBDMAIntEn - address 0xE010 C294) bit
description
Bit
Symbol
Value Description
Reset
value
Table 161. USB End of Transfer Interrupt Status register (USBEoTIntSt - address
0xE010 C2A0s) bit description
Bit
Symbol
Value
Description
Reset
value
31:0
EPxx
Endpoint xx (2
≤
xx
≤
31) End of Transfer Interrupt request.
0
0
There is no End of Transfer interrupt request for endpoint xx.
1
There is an End of Transfer Interrupt request for endpoint xx.
Table 162. USB End of Transfer Interrupt Clear register (USBEoTIntClr - address
0xE010 C2A4) bit description
Bit
Symbol
Value Description
Reset
value
31:0 EPxx
Clear endpoint xx (2
≤
xx
≤
31) End of Transfer Interrupt request. 0
0
No effect.
1
Clear the EPxx End of Transfer Interrupt request in the
USBEoTIntSt register.