UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
54 of 362
NXP Semiconductors
UM10208
Chapter 7: LPC2800 CGU
Table 33.
Power Mode Register (PMODE-0x8000 4C00)
Bit
Symbol
Description
Reset
value
1:0
CGUMode When this bit is 01, as it is after a reset, modules that have been
selected for “wakeup” operation receive clocks. When software writes
11 to this field, clocking to those modules is disabled until a rising edge
on the Event Router’s Wakeup output. Don’t write 10 or 00 to this field.
01
31:2
-
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.
-
Table 34.
WatchDog Bark Register (WDBARK - 0x8000 4C04)
Bit
Symbol
Description
Reset
value
0
Bark
This read-only bit is set by a Watchdog reset and cleared by a low
on RESET. Software can read it to determine which kind of reset
has occurred.
0 (RESET)
1 (WDT)
31:1
-
Reserved. The value read from a reserved bit is not defined
-
Table 35.
32 kHz Oscillator Control (OSC32EN - 0x8000 4C08)
Bit
Symbol
Description
Reset
value
0
When this bit is 1, as it is after a reset, the 32 kHz oscillator runs.
1
31:1
-
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.
-
Table 36.
Fast Oscillator Control (OSCEN - 0x8000 4C10)
Bit
Symbol
Description
Reset
value
0
When this bit is 1, as it is after a reset, the fast oscillator runs. Software
could clear this bit (to save power) if the whole CGU is driven by some
combination of the 32KHz oscillator and the clock input pins.
1
31:1
-
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.
-