
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
66 of 808
1.
LPC17xx pin configuration
1.1 LPC17xx pin description
I/O pins on the LPC17xx are 5V tolerant and have input hysteresis unless indicated in the
table below. Crystal pins, power pins, and reference voltage pins are not 5V tolerant. In
addition, when pins are selected to be A to D converter inputs, they are no longer 5V
tolerant and must be limited to the voltage at the ADC positive reference pin (
V
REFP
).
UM10360
Chapter 7: LPC17xx Pin configuration
Rev. 00.06 — 5 June 2009
User manual
Fig 13. LPC176x LQFP100 pin configuration
Fig 14. LPC175x LQFP80 pin configuration
75
26
50
100
76
51
1
25
002aad945_1
60
21
40
80
61
41
1
20
002aae158
Table 51.
Pin description
Symbol
LQFP
100
LQFP
80
Type Description
P0[0] to P0[31]
I/O
Port 0:
Port 0 is a 32-bit I/O port with individual direction controls for each
bit. The operation of port 0 pins depends upon the pin function selected via
the pin connect block. Pins 12, 13, 14, and 31 of this port are not available.