
DR
AFT
DR
AFT
DRAFT
DR
D
RAFT
DRAFT
DRA
FT DRAF
D
RAFT DRAFT DRAFT DRAFT DRAFT D
DRAFT
D
RAFT DRA
FT DRAFT DRAFT DRAFT DRA
UM10360_0
© NXP B.V. 2009. All rights reserved.
User manual
Rev. 00.06 — 5 June 2009
316 of 808
NXP Semiconductors
UM10360
Chapter 15: LPC17xx UART1
The interrupt interface contains registers U1IER and U1IIR. The interrupt interface
receives several one clock wide enables from the U1TX and U1RX blocks.
Status information from the U1TX and U1RX is stored in the U1LSR. Control information
for the U1TX and U1RX is stored in the U1LCR.
Fig 50. UART1 block diagram
APB
INTERFACE
U1LCR
U1RX
DDIS
U1LSR
U1FCR
U1BRG
U1TX
INTERRUPT
PA[2:0]
PSEL
PSTB
PWRITE
PD[7:0]
AR
MR
PCLK
U1INTR
U1SCR
NTXRDY
TXD1
NBAUDOUT
RCLK
NRXRDY
RXD1
U1RBR
U1RSR
U1DLM
U1DLL
U1THR
U1TSR
U1IIR
U1IER
MODEM
RTS/DIR
U1MCR
U1MSR
DTR/DIR
DCD
RI
DSR
CTS
TX DMA REQ
TX DMA CLR
RX DMA REQ
RX DMA CLR