
38.2.2 Implementation
In this section, the following letters refer to the number of output triggers:
• N—Total available number of PDB channels.
• n—PDB channel number, valid from 0 to N-1.
• M—Total available pre-trigger per PDB channel.
• m—Pre-trigger number, valid from 0 to M-1.
• X—Total number of DAC interval triggers.
• x—DAC interval trigger output number, valid from 0 to X-1.
• Y—Total number of Pulse-Out's.
• y—Pulse-Out number, valid value is from 0 to Y-1.
NOTE
The number of module output triggers to core is chip-specific.
For module to core output triggers implementation, see the chip
configuration information.
38.2.3 Back-to-back acknowledgment connections
PDB back-to-back operation acknowledgment connections are chip-specific. For
implementation, see the chip configuration information.
38.2.4 DAC External Trigger Input Connections
The implementation of DAC external trigger inputs is chip-specific. See the chip
configuration information for details.
38.2.5 Block diagram
This diagram illustrates the major components of the PDB.
Introduction
KV4x Reference Manual, Rev. 2, 02/2015
868
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...