
Chapter 38
Programmable Delay Block (PDB)
Chip-specific PDB information
38.1.1 PDB Instantiation
This chip has two PDBs that primarily provide delayed triggering from the FTMs to the
ADCs. Each PDB has one trigger output with four pre-trigger channels, four pulse output
and one DAC trigger. The input mux capability has been increased by having an XBARA
output trigger the PDBs.
38.1.1.1 PDB0 Output Triggers
Table 38-1. PDB0 output triggers
Number of PDB channels
1
Number of pre-triggers per PDB channel
4
PDB_ch0_out
ADCA sync0 , DMA_MUX
source 48, FTM0_TRIG1,
XBARA_IN29, XBARB_IN12
DAC trigger
DAC0_trigger
PulseOut
Window control of CMP0,
CMP1,CMP2,CMP3
38.1.1.2 PDB0 Input Trigger Connections
Table 38-2. PDB0 Input Trigger Options
PDB Trigger
PDB Input
0000
External Trigger (PDB0_EXTRG)
Table continues on the next page...
38.1
KV4x Reference Manual, Rev. 2, 02/2015
Freescale Semiconductor, Inc.
Preliminary
863
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...