
ENABLED
FFPINx BIT
DISABLED
OUTPUTS
ENABLED
COUNT
FFLAGx
CLEARED
Figure 37-249. Manual Fault Clearing (FCTRL[FSAFE]=0)
ENABLED
FFPINx BIT
DISABLED
OUTPUTS
ENABLED
COUNT
FFLAGx
CLEARED
Figure 37-250. Manual Fault Clearing (FCTRL[FSAFE]=1)
Note
Fault protection also applies during software output control
when the SEL23 and SEL45 fields are set to select OUT23 and
OUT45 bits or PWM_EXTA and PWM_EXTB. Fault clearing
still occurs at half PWM cycle boundaries while the PWM
generator is engaged, MCTRL[RUN] equals one. But the
OUTx bits can control the PWM pins while the PWM generator
is off, MCTRL[RUN] equals zero. Thus, fault clearing occurs
at IPBus cycles while the PWM generator is off and at the start
of PWM cycles when the generator is engaged.
37.5.2.12.4 Fault Testing
FTST[FTEST] is used to simulate a fault condition on each of the fault inputs within that
fault channel.
37.5.3 PWM Generator Loading
Chapter 37 Pulse Width Modulator A (PWMA/eFlexPWM)
KV4x Reference Manual, Rev. 2, 02/2015
Freescale Semiconductor, Inc.
Preliminary
855
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...