
37.4.20 DMA Enable Register (PWMA_SMnDMAEN)
Address: 4003_3000h base + 28h (96d × i), where i=0d to 3d
Bit
15
14
13
12
11
10
9
8
Read
Write
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
PWMA_SMnDMAEN field descriptions
Field
Description
15–10
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
9
VALDE
Value Registers DMA Enable
This read/write bit enables DMA write requests for the VALx and FRACVALx registers when STS[RF] is
set. Reset clears this bit.
0
DMA write requests disabled
1
DMA write requests for the VALx and FRACVALx registers enabled
8
FAND
FIFO Watermark AND Control
This read/write bit works in conjunction with the DMAEN[CAPTDE] field when it is set to watermark mode
(DMAEN[CAPTDE] = 01). While DMAEN[CAxDE], DMAEN[CBxDE], and DMAEN[CXxDE] determine
which FIFO watermarks the DMA read request is sensitive to, this bit determines if the selected
watermarks are AND'ed together or OR'ed together in order to create the request.
0
Selected FIFO watermarks are OR'ed together.
1
Selected FIFO watermarks are AND'ed together.
7–6
CAPTDE
Capture DMA Enable Source Select
These read/write bits select the source of enabling the DMA read requests for the capture FIFOs. Reset
clears these bits.
00
Read DMA requests disabled.
01
Exceeding a FIFO watermark sets the DMA read request. This requires at least one of
DMAEN[CA1DE], DMAEN[CA0DE], DMAEN[CB1DE], DMAEN[CB0DE], DMAEN[CX1DE], or
DMAEN[CX0DE] to also be set in order to determine to which watermark(s) the DMA request is
sensitive.
10
A local sync (VAL1 matches counter) sets the read DMA request.
11
A local reload (STS[RF] being set) sets the read DMA request.
5
CA1DE
Capture A1 FIFO DMA Enable
This read/write bit enables DMA read requests for the Capture A1 FIFO data when STS[CFA1] is set.
Reset clears this bit. Do not set both this bit and INTEN[CA1IE].
4
CA0DE
Capture A0 FIFO DMA Enable
Table continues on the next page...
Memory Map and Registers
KV4x Reference Manual, Rev. 2, 02/2015
798
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...