
34.5.2 ADC Sample Conversion Operating Modes
The ADC consists of a cyclic, algorithmic architecture using two recursive sub-ranging
sections (RSD 1 and RSD 2) as shown in the following figure. Each sub-ranging section
resolves a single bit for each conversion clock, resulting in an overall conversion rate of 2
bits per clock cycle. Each sub-ranging section runs at a maximum clock speed of 25
MHz, so a complete 12-bit conversion can be accommodated in 240 ns, not including
sample or post-processing time.
ANA0
ANA7
ANB0
ANB1
Analog
Input Select
Multiplex
Analog
Input Select
Multiplex
Interface Function/
Program Gain
Interface Function/
Program Gain
Multiplex
Multiplex
θθ
Cyclic ADC Core
Cyclic ADC Core
Converter A
Converter B
RSD 1
RSD 1
RSD 2
RSD 2
θ
1
θ
22
θ
1
θ
22
Figure 34-97. Top-Level Diagram of Cyclic ADC
34.5.2.1 Normal Mode Operation
The ADC has two normal operating modes: single-ended mode and differential mode.
For a given sample, the mode of operation is determined by the CTRL1[CHNCFG] field:
Functional Description
KV4x Reference Manual, Rev. 2, 02/2015
710
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...