
NuMicro® NUC029LEE/NUC029SEE
32-bit Arm
®
Cortex
®
-M0 Microcontroller
Aug, 2018
Page
281
of
497
Rev 1.00
N
U
MICRO
®
N
UC02
9L
E
E
/N
UC029
S
E
E
T
E
CHN
ICA
L R
E
F
E
R
E
NC
E
M
A
NU
A
L
1 = Falling latch interrupt Enabled.
When Enabled, if Capture detects PWM group channel 1 has falling transition, Capture will
issue an Interrupt.
[17]
CRL_IE1
Channel 1 Rising Latch Interrupt Enable Bit
0 = Rising latch interrupt Disabled.
1 = Rising latch interrupt Enabled.
When Enabled, if Capture detects PWM group channel 1 has rising transition, Capture will
issue an Interrupt.
[16]
INV1
Channel 1 Inverter Enable Bit
0 = Inverter Disabled.
1 = Inverter Enabled. Reverse the input signal from GPIO before fed to Capture timer
[15:8]
Reserved
Reserved.
[7]
CFLRI0
CFLR0 Latched Indicator
When PWM group input channel 0 has a falling transition, CFLR0 was latched with the
value of PWM down-counter and this bit is set by hardware.
Software can write 0 to clear this bit to 0 if the BCn bit is 0, and can write 1 to clear this bit
to0 if BCn bit is 1.
[6]
CRLRI0
CRLR0 Latched Indicator
When PWM group input channel 0 has a rising transition, CRLR0 was latched with the
value of PWM down-counter and this bit is set by hardware.
Software can write 0 to clear this bit to 0 if the BCn bit is 0, and can write 1 to clear this bit
to 0 if the BCn bit is 1.
[5]
Reserved
Reserved.
[4]
CAPIF0
Channel 0 Capture Interrupt Indication Flag
If PWM group channel 0 rising latch interrupt is enabled (CRL_IE0 = 1), a rising transition
occurs at PWM group channel 0 will result in CAPIF0 to high; Similarly, a falling transition
will cause CAPIF0 to be set high if PWM group channel 0 falling latch interrupt is enabled
(CFL_IE0 = 1).
Write 1 to clear this bit to 0.
[3]
CAPCH0EN
Channel 0 Capture Function Enable
0 = Capture function on PWM group channel 0 Disabled.
1 = Capture function on PWM group channel 0 Enabled.
When Enabled, Capture latched the PWM-counter value and saved to CRLR (Rising latch)
and CFLR (Falling latch).
When Disabled, Capture does not update CRLR and CFLR, and disable PWM group
channel 0 Interrupt.
[2]
CFL_IE0
Channel 0 Falling Latch Interrupt Enable Bit
0 = Falling latch interrupt Disabled.
1 = Falling latch interrupt Enabled.
When Enabled, if Capture detects PWM group channel 0 has falling transition, Capture will
issue an Interrupt.
[1]
CRL_IE0
Channel 0 Rising Latch Interrupt Enable Bit
0 = Rising latch interrupt Disabled.
1 = Rising latch interrupt Enabled.
When Enabled, if Capture detects PWM group channel 0 has rising transition, Capture will
issue an Interrupt.
[0]
INV0
Channel 0 Inverter Enable Bit
0 = Inverter Disabled.