
NuMicro® NUC029LEE/NUC029SEE
32-bit Arm
®
Cortex
®
-M0 Microcontroller
Aug, 2018
Page
184
of
497
Rev 1.00
N
U
MICRO
®
N
UC02
9L
E
E
/N
UC029
S
E
E
T
E
CHN
ICA
L R
E
F
E
R
E
NC
E
M
A
NU
A
L
GPIO Port [A/B/C/E/F] Pin Digital Input Path Disable Register (GPIOx_OFFD)
Register
Offset
R/W Description
Reset Value
GPIOA_OFFD
0x004
R/W GPIO Port A Pin Digital Input Path Disable Register
0x0000_0000
GPIOB_OFFD
0x044
R/W GPIO Port B Pin Digital Input Path Disable Register
0x0000_0000
GPIOC_OFFD
0x084
R/W GPIO Port C Pin Digital Input Path Disable Register
0x0000_0000
GPIOE_OFFD
0x104
R/W GPIO Port E Pin Digital Input Path Disable Register
0x0000_0000
GPIOF_OFFD
0x144
R/W GPIO Port F Pin Digital Input Path Disable Register
0x0000_0000
31
30
29
28
27
26
25
24
OFFD
23
22
21
20
19
18
17
16
OFFD
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
Bits
Description
[31:16]
OFFD
GPIOx Pin[N] Digital Input Path Disable Bit
Each of these bits is used to control if the digital input path of corresponding GPIO pin is
disabled. If input is analog signal, users can disable GPIO digital input path to avoid
current leakage.
0 = I/O digital input path Enabled.
1 = I/O digital input path Disabled (digital input tied to low).
Note1:
Max. n = 15 for GPIOA/GPIOB/GPIOC; n = 5 for GPIOE; Max. n = 1 for GPIOF.
Note2:
The PA.7, PB.12, PC.4, PC.5, PC.12, PC.13 pin is ignored.
[15:0]
Reserved
Reserved.