
NuMicro® NUC029LEE/NUC029SEE
32-bit Arm
®
Cortex
®
-M0 Microcontroller
Aug, 2018
Page
124
of
497
Rev 1.00
N
U
MICRO
®
N
UC02
9L
E
E
/N
UC029
S
E
E
T
E
CHN
ICA
L R
E
F
E
R
E
NC
E
M
A
NU
A
L
AHB Devices Clock Enable Control Register (AHBCLK)
These bits for this register are used to enable/disable clock for system clock PDMA clock.
Register
Offset
R/W
Description
Reset Value
AHBCLK
0x04
R/W
AHB Devices Clock Enable Control Register
0x0000_0005
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
EBI_EN
ISP_EN
PDMA_EN
Reserved
Bits
Description
[31:4]
Reserved
Reserved.
[3]
EBI_EN
EBI Controller Clock Enable Control
1 = EBI engine clock Enabled.
0 = EBI engine clock Disabled.
[2]
ISP_EN
Flash ISP Controller Clock Enable Bit
0 = Flash ISP peripherial clock Disabled.
1 = Flash ISP peripherial clock Enabled.
[1]
PDMA_EN
PDMA Controller Clock Enable Bit
0 = PDMA peripherial clock Disabled.
1 = PDMA peripherial clock Enabled.
[0]
Reserved
Reserved.