
NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 142 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
ADC Controller Clock Divider
5.3.3.2
APLLFout
ADC_SDIV
(CLK_DIVCTL7[18:16])
ADC_N
(CLK_DIVCTL7[31:24])
ADC_SrcCLK
ADC_CLK
ADC
(CLK_PCLKEN1[24])
ACLKOut
UCLKout
CLK_SW4
(4-to-1)
(MUX)
CLK_DIVn
(÷ (ADC_N+1))
UPLLFout
ADC_S
(CLK_DIVCTL7[20:19])
XT1_IN
CLK_DIVn
(÷ (A1))
CLK_DIVn
(÷ (A1))
Note:
Before clock switching, both the pre-selected and
newly selected clock sources must be turned on and stable.
Figure 5.3-2 ADC Controller Clock Divider Block Diagram
eMMC Host Controller Clock Divider
5.3.3.3
APLLFout
eMMC_SDIV
(CLK_DIVCTL3[2:0])
eMMC_N
(CLK_DIVCTL3[15:8])
eMMC_SrcCLK
eMMC_CLK
eMMC
(CLK_HCLKEN[22])
ACLKOut
UCLKout
CLK_SW4
(4-to-1)
(MUX)
CLK_DIVn
(÷ (1))
UPLLFout
eMMC_S
(CLK_DIVCTL3[4:3])
XT1_IN
CLK_DIVn
(÷ (eM1))
CLK_DIVn
(÷ (eM1))
Note:
Before clock switching, both the pre-selected and
newly selected clock sources must be turned on and stable.
Figure 5.3-3 eMMC Host Controller Clock Divider Block Diagram
Enhanced Timer Clock Divider
5.3.3.4
ETIMERx_SrcCLK
ECLK
ETMRx
ETIMERx
(CLK_PCLKEN0[x+4])
CLK_SW4
(4-to-1)
(MUX)
ETIMERx_S
(CLK_DIVCTL8[x*4+17 : x*4+16])
XT1_IN (12 MHz)
X32_IN (32.768 kHz)
PCLK
PCLK/4096
x = 0, 1, 2, 3
Note:
Before clock switching, both the pre-selected and
newly selected clock sources must be turned on and stable.
Figure 5.3-4 Enhanced Timer Clock Divider Clock Diagram