ISD91200 Series Technical Reference Manual
Release Date: Sep 16, 2019
- 275 -
Revision 2.4
011
010
001
000
1xx
TMx(GPIO)
OSC12M
OSC32K
OSC10K
HCLK
SYSCLK->APBCLK.TMRx_EN
TMRx_CLK
SYSCLK->CLKSEL1.TMRx_S
Figure 5-68 Clock Source of Timer Controller
5.11.4 Register Map
R
: read only,
W
: write only,
R/W
: both read and write
Register
Offset
R/W
Description
Reset Value
TMR Base Address:
TMRn_BA=0x40(0x20*n)
n=0,1
TMRn_CTL
0x00
R/W
Timer Control and Status Register
0x0000_0005
TMRn_CMP
0x04
R/W
Timer Compare Register
0x0000_0000
TMRn_INTSTS
0x08
R/W
Timer Interrupt Status Register
0x0000_0000
TMRn_CNT
0x0C
R/W
Timer Data Register
0x0000_0000