ISD3900
Publication Release Date: Dec 10, 2013
- 79 -
Revision 1.5
13.4.4 RD_CLK_CFG
– Read Clock Configuration Register
This reads the clock configuration register.
13.4.5 WR_CFG_REG
– Write Configuration Register
WR_CFG_REG
Byte Sequence:
Host controller
0xB8
REG[7:0]
D0
… Dn
ISD3900
STATUS0
…
Description:
Loads configuration register CFG[REG] with D0. Data bytes 1..n can be
sent to load CFG[REG+1] with D1 to CFG[REG+n] with Dn.
This command loads configuration registers starting at the address specified. If multiple data bytes are
sent, additional configuration registers are loaded. See Section 12.3 for details on configuration
registers. There are forty-eight configuration registers in the ISD3900, REG0
– REG2F.
13.4.6 RD_CFG_REG
– Read Configuration Register
RD_CFG_REG
Byte Sequence:
Host controller
0xBA
REG[7:0]
X
… X
ISD3900
STATUS0
D0
… Dn
Description:
Reads configuration register CFG[REG] and outputs to SPI as D0. Data
bytes 1..n can be read sequentially from CFG[REG+1] to CFG[REG+n].
This command reads the configuration register starting at the address specified. If multiple data bytes
are sent, additional configuration registers are read.
See Section 12.3 for details on configuration registers.
RD_CLK_CFG
Byte Sequence:
Host controller
0xB6
0xXX
ISD3900
Status Byte
CFG_CLK[7:0]
Description:
Reads clock configuration register.