
M451
May. 4, 2018
Page
886
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
Addr
Offset
Register Name
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
A0h
CAN_IF2_DAT_
A2
Data(3)
Data(2)
A4h
CAN_IF2_DAT_
B1
Data(5)
Data(4)
A8h
CAN_IF2_DAT_
B2
Data(7)
Data(6)
100h
CAN_TXREQ1
TxRqst16-1
104h
CAN_TXREQ2
TxRqst32-17
120h
CAN_NDAT1
NewDat16-1
124h
CAN_NDAT2
NewDat32-17
140h
CAN_IPND1
IntPnd16-1
144h
CAN_IPND2
IntPnd32-17
160h
CAN_MVLD1
MsgVal16-1
164h
CAN_MVLD2
MsgVal32-17
168h
CAN_WU_EN
Reserved
WAKUP
_EN
16Ch
CAN_WU_STAT
US
Reserved
WAKUP
_STS
170h CAN_RAM_CEN
Reserved
RAM_
CEN
Others
Reserved
Reserved
Table 6-39 CAN Register Map for Each Bit Function
Note:
Reserved bits are read as 0’ except for IFn Mask 2 Register where they are read as ’1’.
Res. = Reserved