2
•
Introduction
CH 0
CH 1
CH 2
.
.
.
ANALOG
INPUT
>
16 BIT
DIGITAL INPUT
REGISTER
D/I 0
DI 1
DO 15
D/O 0
DO 1
DI 15
DMA SELECT
#1 OR #3
TRIG
LOGIC
PACER
TRIG
SOFTWARE
TRIG
EXTERNAL
TRIG
CH 15
D/A 1 OUT
GND
REF 1 IN
D/A 0 OUT
GND
REF 0 IN
4 MHz
OSC.
FR/2
2MHz
OUT 0
16 BIT
COUNTER #0
16 BIT
COUNTER #1
16 BIT
COUNTER #2
TO PACER TRIG
16 BIT
DIGITAL INPUT
REGISTER
12-Bit
Code Latch
16 channel
Single-ended
or
8 Differential
Analog
Multiplexer
AMP
DC/DC
CONVERTER
+15
-15
+5V
MUX SCAN
CONTROL
12-Bit
Code Latch
D/A #1 12 BIT
MULITIPLYING D/A
DATA
BUFFER
INTERRUPT
IRQ SELECT
CONTROL
LOGIC
DACK
I/O PORT DECODER
INTERNAL BUS
GAIN
SELECT
D/A #0 12 BIT
MULITIPLYING D/A
12 Bit
A/D Converter
(B.B 774)
INPUT
BUFFER
>
>
<
<
EXT.CLK
<
PC/AT BUS
EOC
DRQ
.
.
.
.
.
.
Figure 1.1 ACL - 8112 BLOCK DIAGRAM
Summary of Contents for ACL-8112 Series
Page 1: ...NuDAQ ACL 8112 Series Enhanced Multi Functions Data Acquisition Cards User s Guide ...
Page 4: ......
Page 40: ...32 Registers Format 1 1 1 1 1 000 Unipolar N A Table 4 2 1 Function of the Gain Control Bits ...
Page 44: ...36 Registers Format Base 14 DO15 DO14 DO13 DO12 DO11 DO10 DO9 DO8 ...
Page 46: ...38 Registers Format Base 2 Counter 2 Register R W Base 3 8254 CONTROL BYTE ...
Page 71: ...C Language Library 63 ...
Page 81: ...C Language Library 73 Example See Demo Program AD_Demo4 C ...
Page 85: ...C Language Library 77 ERR_AD_INTNotSet Example See demo program AD_Demo2 C ...