200
Format:
mtc2 rt, vd[e]
Description:
The least significant 16 bits of general register
rt
are loaded at byte element
e
of VU register
vd.
Operation:
Exceptions:
None
MTC2
7
Move To
31
25
26
20
21
15
16
COP2
MT
rt
6
5
5
rd
0
5
11 10
0
0 1 0 0 1 0
0 0 1 0 0
0 0 0 0 0 0 0
MTC2
Coprocessor 2 (VU)
7 6
e
4
T:
data
15...0
GPR[rt]
15...0
T+1: VR[vd][e]
15...0
data
15...0
Summary of Contents for Ultra64
Page 2: ...2 ...
Page 10: ...10 ...
Page 12: ...12 Figure 6 2 buildtask Operation 137 ...
Page 14: ...14 ...
Page 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Page 104: ...104 RSP Coprocessor 0 ...
Page 150: ...150 Advanced Information ...
Page 155: ...Revision 1 0 155 ...
Page 248: ...248 Exceptions None ...
Page 251: ...Revision 1 0 251 Exceptions None ...
Page 254: ...254 Exceptions None ...
Page 257: ...Revision 1 0 257 Exceptions None ...
Page 293: ...Revision 1 0 293 Exceptions None ...
Page 316: ...316 Exceptions None ...