Revision 1.0
185
Format:
lhv vt[0], offset(base)
Description:
This instruction loads every second byte of a 128-bit word into a VU register element. The bytes are
loaded with their MSB positioned at bit 14 in the register element. See Figure 3-3, “Packed Loads
and Stores,” on page 53.
The effective address is computed by adding the
offset
to the contents of the
base
register (a SU
GPR).
This instruction has three load delay slots (results are available in the fourth instruction following
this load). If an attempt is made to use the target register
vt
in a delay slot, hardware register
interlocking will stall the processor until the load is completed.
Note:
The element specifier
element
should be 0.
This instruction could be used for unpacking pixel chroma (UV) values, as required by MPEG
video compression.
LHV
into Vector Register
Load Packed Half
31
26
20
21
15
16
0
LWC2
base
vt
6
5
5
1 1 0 0 1 0
LHV
4
5
element
6
10
7
11
7
LHV
0 1 0 0 0
25
offset
Summary of Contents for Ultra64
Page 2: ...2 ...
Page 10: ...10 ...
Page 12: ...12 Figure 6 2 buildtask Operation 137 ...
Page 14: ...14 ...
Page 80: ...80 Vector Unit Instructions vmadm dres_int dres_int vconst 3 vmadn dres_frac vconst vconst 0 ...
Page 104: ...104 RSP Coprocessor 0 ...
Page 150: ...150 Advanced Information ...
Page 155: ...Revision 1 0 155 ...
Page 248: ...248 Exceptions None ...
Page 251: ...Revision 1 0 251 Exceptions None ...
Page 254: ...254 Exceptions None ...
Page 257: ...Revision 1 0 257 Exceptions None ...
Page 293: ...Revision 1 0 293 Exceptions None ...
Page 316: ...316 Exceptions None ...