55
Preliminary User’s Manual U15839EE1V0UM00
Chapter 3
CPU Function
The CPU of the V850E/CA2 Jupiter is based on a RISC architecture and executes almost all the
instructions which can be accessed from the iCache in one clock cycle, using a 5-stage pipeline control.
3.1 Features
•
Minimum instruction cycle: 31.25 ns (@ internal 32 MHz operation)
•
Memory space
- Program space:
64 MB linear
- Data space:
4 GB linear
•
Thirty-two 32-bit general registers
•
Internal 32-bit architecture
•
Five-stage pipeline control
•
Multiplication/division instructions
•
Saturated operation instructions
•
One-clock 32-bit shift instruction (barrel shifter)
•
Long/short instruction format
•
Four types of bit manipulation instructions
- Set
- Clear
- Not
- Test
Summary of Contents for mPD703128
Page 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Page 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Page 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Page 612: ......