413
Chapter 13
Serial Interface Function
Preliminary User’s Manual U15839EE1V0UM00
(c) Transmission/reception completion interrupt request signals (INTCSI0 to INTCSI2)
INTCSI0n is set (1) upon completion of data transmission/reception.
Caution:
The delay mode (CSIT bit = 1) is valid only in the master mode (bits CKS2 to CKS0 of
the CSICn register are not 111B). The delay mode cannot be set when the slave mode
is set (bits CKS2 to CKS0 = 111B).
Figure 13-36:
Timing Chart of Interrupt Request Signal Output in Delay Mode (1/2)
(a) When CKP bit = 0, DAP bit = 0
Remarks: 1. n = 0 to 2
2. Reg_R/W:Internal signal. This signal indicates that receive data buffer register (SIRBn/
SIRBLn) read or transmit data buffer register (SOTBn/SOTBLn) write was performed.
DI7
DI6
DI5
DI4
DI3
DI2
DI1
DI0
DO7
DO6
DO5
DO4
DO3
DO2
DO1
DO0
(input/output)
SCK0n (input/output)
SI0n (input)
SO0n (output)
Reg_R/W
INTCSIn
interrupt
CSOT bit
Delay
Summary of Contents for mPD703128
Page 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Page 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Page 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Page 612: ......