327
Chapter 10
Timer
Preliminary User’s Manual U15839EE1V0UM00
(b) Timing of capture trigger edge detection
The Tin inputs are fitted with an edge-detection and noise-elimination circuit.
Because of this circuit, 3 periods to less than 4 periods of the count clock are required from edge
input until an interrupt signal is output and capture operation is performed. The timing chart is
shown below.
Basic settings (x= 0, 1 and y = 0 to 5):
Figure 10-42:
Timing of capture trigger edge detection (free run)
Bit
Value
Remark
CSEx2
0
Count clock = f
PCLK
/4
CSEx1
1
CSEx0
0
IEGy1
1
detection of both edges
IEGy0
1
t+2
t+3
t+4
t+5
t+6
t+7
t+7
t
t +1
t+4
t+8
TMGn0/TMGn1
TIGn0
INTCCGny
GCCny
3 count clock periods
f
COUNTx
f
PCLK
Summary of Contents for mPD703128
Page 6: ...6 Preliminary User s Manual U15839EE1V0UM00 ...
Page 20: ...20 Preliminary User s Manual U15839EE1V0UM00 ...
Page 32: ...32 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 154: ...154 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 238: ...238 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 356: ...356 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 522: ...522 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 600: ...600 Preliminary User s Manual U15839EE1V0UM00 MEMO ...
Page 610: ...610 Preliminary User s Manual U15839EE1V0UM00 ...
Page 612: ......