Nations Technologies Inc.
Tel
:
+86-755-86309900
:
Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North.
Nanshan District, Shenzhen, 518057, P.R.China
68
/
631
Bit Field
Name
Description
This bit is set by hardware when BORIEN is set and the BOR falling edge is
triggered.
This bit is cleared by software by setting the BORICLR bit.
0: No BOR generates an interrupt
1: BOR generates an interrupt
4
PLLRDIF
PLL ready interrupt flag
This bit is set by hardware when PLLRDIEN is set and PLL clock is ready.
This bit is cleared by software by setting the PLLRDICLR bit.
0: No clock ready interrupt caused by PLL lock
1: Clock ready interrupt caused by PLL lock
3
HSERDIF
HSE ready interrupt flag
Set by hardware when HSERDIEN is set and the HSE clock is ready.
This bit is cleared by software by setting the HSERDICLR bit.
0: No clock ready interrupt caused by HSE oscillator
1: Clock ready interrupt caused by HSE oscillator
2
HSIRDIF
HSI ready interrupt flag
Set by hardware when HSIRDIEN is set and the HSI clock is ready.
This bit is cleared by software by setting the HSERDICLR bit.
0: No clock ready interrupt caused by HSI oscillator
1: Clock ready interrupt caused by HSI oscillator
1
LSERDIF
LSE ready interrupt flag
Set by hardware when LSERDIEN is set and the LSE clock is ready.
This bit is cleared by the software by setting the LSERDICLR bit.
0: No clock ready interrupt caused by LSE oscillator
1: Clock ready interrupt caused by LSE oscillator
0
LSIRDIF
LSI ready interrupt flag
Set by the hardware when LSIRDIEN is set and the LSI clock is ready.
This bit is cleared by software by setting the LSIRDICLR bit.
0: No clock ready interrupt caused by LSI oscillator
1: Clock ready interrupt caused by LSI oscillator
APB2 Peripheral Reset Register (RCC_APB2PRST)
Address offset: 0x0C
Reset value: 0x0000 0000