3-66
Computer Group Literature Center Web Site
System Memory Controller (SMC)
3
I
2
C Receiver Data Register
I2_DATARD
The I2_DATARD contains the receive byte for I
2
C data
transfers. During I
2
C sequential read operation, the current
receive byte must be read before any new one can be brough in.
A read of this register will automatically clear the i2_datin bit in
the I
2
C Status Register.
SDRAM Enable and Size Register (Blocks E,F,G,H)
Writes to this register must be enveloped by a period of time in which no
accesses to SDRAM occur. The requirements of the envelope are that all
SDRAM accesses must have completed before the write starts and none
should begin until after the write is done. A simple way to do this is to
perform at least two read accesses to this or another register before and
after the write.
Additionally, sometime during the envelope, before or after the write, all
of the SDRAMs’ open pages must be closed and the Hawk’s open page
tracker reset. The way to do this is to allow enough time for at least one
SDRAM refresh to occur by waiting for the 32-bit Counter (see section
further on) to increment at least 100 times. The wait period needs to
happen during the envelope.
Address
$FEF800B0
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
Name
I2_DATARD
Operation
READ ZERO
READ ZERO
READ ZERO
READ
Reset
X
X
X
0 PL
Address
$FEF800C0
Bit
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
Name
ra
m
e
en
0
0
0
ra
m e
si
z0
ra
m e
si
z1
ra
m e
si
z2
ra
m e
si
z3
ra
m
f
en
0
0
0
ra
m f
si
z0
ra
m f
si
z1
ra
m f
si
z2
ra
m f
si
z3
ra
m
g
en
0
0
0
ra
m g
si
z0
ra
m g
si
z1
ra
m g
si
z2
ra
m g
si
z3
ra
m
h
en
0
0
0
ra
m h
si
z0
ra
m h
si
z1
ra
m h
si
z2
ra
m h
si
z3
Operation
R/
W
R
R
R
R/
W
R/
W
R/
W
R/
W
R/
W
R
R
R
R/
W
R/
W
R/
W
R/
W
R/
W
R
R
R
R/
W
R/
W
R/
W
R/
W
R/
W
R
R
R
R/
W
R/
W
R/
W
R/
W
Reset
0 P
L
X
X
X
0 P
0 P
0 P
0 P
0 P
L
X
X
X
0 P
0 P
0 P
0 P
0 P
L
X
X
X
0 P
0 P
0 P
0 P
0 P
L
X
X
X
0 P
0 P
0 P
0 P
Summary of Contents for MVME5100 Series
Page 1: ...MVME5100 Single Board Computer Programmer s Reference Guide V5100A PG2 September 2001 Edition ...
Page 16: ...xvi ...
Page 20: ...xx ...
Page 28: ...xxviii ...
Page 62: ...1 34 Computer Group Literature Center Web Site Product Data and Memory Maps 1 ...
Page 278: ...3 88 Computer Group Literature Center Web Site System Memory Controller SMC 3 ...
Page 288: ...4 10 Computer Group Literature Center Web Site Hawk Programming Details 4 ...
Page 320: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...