3-30
Computer Group Literature Center Web Site
Falcon ECC Memory Controller Chip Set
3
Register Summary
shows a summary of the CSR.
Note
The table only shows addresses for accesses to the upper Falcon.
To get the addresses for accesses to the lower Falcon, add 4 to the
address shown. Since the only way to write to the lower Falcon’s
internal register set is to duplicate what is written to the upper
Falcon, only the addresses shown in the table should be used for
writes to them. Writes to the external register set are not
duplicated from upper to lower, so writes to them can be via the
upper or lower Falcon.
Table 3-11. Register Summary
BIT # ---->
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
FEF80000
VENDID
DEVID
FEF80008
REVID
ao
nl
y_
en
is
a_
hol
e
adi
s
ra
m
fr
ef
ra
m
sp
d0
ra
m
sp
d1
chi
p
u
FEF80010
ra
m
a
en
RA
M A
SIZ
ra
m b e
n
RA
M B
SIZ
ra
m
c
en
RA
M C
SIZ
ra
m d e
n
RA
M D
SIZ
FEF80018
RAM A BASE
RAM B BASE
RAM C BASE
RAM D BASE
FEF80020
CLK
FREQUENCY
po
r
FEF80028
re
fd
is
rw
cb
de
rc
sc
ie
n
dp
ie
n
si
en
mi
en
mc
k
en
FEF80030
elo
g
es
cb
es
en
em
bt
es
bt
ERROR_SYNDR
OME
es
bl
k0
es
bl
k1
sc
o
f
SBE COUNT
FEF80038
ERROR_ADDRESS
FEF80040
sc
b
0
sc
b
1
sw
en
rt
es
t0
rt
es
t1
rt
es
t2