Analog-to-Digital Converter (ADC)
I/O Registers
MC68HC908AB32
—
Rev. 1.0
Technical Data
MOTOROLA
Analog-to-Digital Converter (ADC)
237
14.8.2 ADC Data Register (ADR)
One 8-bit result register, ADC data register (ADR), is provided. This
register is updated each time an ADC conversion completes.
14.8.3 ADC Clock Register (ADCLK)
The ADC clock register (ADCLK) selects the clock frequency for the
ADC.
ADIV[2:0] — ADC Clock Prescaler Bits
ADIV[2:0] form a 3-bit field which selects the divide ratio used by the
ADC to generate the internal ADC clock.
available clock configurations. The ADC clock should be set to
approximately 1 MHz.
Address:
$0039
Bit 7
6
5
4
3
2
1
Bit 0
Read:
AD7
AD6
AD5
AD4
AD3
AD2
AD1
AD0
Write:
Reset:
0
0
0
0
0
0
0
0
= Unimplemented
Figure 14-4. ADC Data Register (ADR)
Address:
$003A
Bit 7
6
5
4
3
2
1
Bit 0
Read:
ADIV2
ADIV1
ADIV0
ADICLK
0
0
0
0
Write:
Reset:
0
0
0
0
0
0
0
0
= Unimplemented
Figure 14-5. ADC Clock Register (ADCLK)
Summary of Contents for MC68HC908AB32
Page 1: ...MC68HC908AB32 D REV 1 0 MC68HC908AB32 HCMOS Microcontroller Unit TECHNICAL DATA ...
Page 2: ......
Page 68: ...FLASH Memory Technical Data MC68HC908AB32 Rev 1 0 68 FLASH Memory MOTOROLA ...
Page 84: ...EEPROM Technical Data MC68HC908AB32 Rev 1 0 84 EEPROM MOTOROLA ...
Page 390: ...Ordering Information Technical Data MC68HC908AB32 Rev 1 0 390 Ordering Information MOTOROLA ...
Page 391: ......