MC68HC05T16
MOTOROLA
9-11
ON-SCREEN DISPLAY
9
Figure 9-5 Output Signal Timing Diagram - With Background
Figure 9-6 Resolution of Overlap among Rows
FBKGCi=0, BGEN=1, RiBE=0
FBKGCi=1, BGEN=1, RiBE=1, SHDW=1
HTONE
FBKG
Char
R, G, B, or I
Background
R, G, B, or I
R, G, B, or I
Timing signals for 5th line (line 4)
background dot
character dot
shadow dot
Row (i+1)
Row i
Row (j+1)
Row j
Row (i+1)
partially overlaps
row i
Row (j+1) and
row j completely
overlaps, therefore
only row j is visible
(a)
(b)
TPG
79
Summary of Contents for MC68HC05T16
Page 2: ......
Page 14: ...MOTOROLA vi MC68HC05T16 THIS PAGE LEFT BLANK INTENTIONALLY TPG 12 ...
Page 16: ...MOTOROLA viii MC68HC05T16 THIS PAGE LEFT BLANK INTENTIONALLY TPG 14 ...
Page 18: ...MOTOROLA x MC68HC05T16 THIS PAGE LEFT BLANK INTENTIONALLY TPG 16 ...
Page 54: ...MOTOROLA 5 12 MC68HC05T16 TIMERS 5 THIS PAGE LEFT BLANK INTENTIONALLY TPG 52 ...
Page 64: ...MOTOROLA 6 10 MC68HC05T16 M BUS SERIAL INTERFACE 6 THIS PAGE LEFT BLANK INTENTIONALLY TPG 62 ...
Page 110: ...MOTOROLA 12 4 MC68HC05T16 LOW POWER MODES 12 THIS PAGE LEFT BLANK INTENTIONALLY TPG 108 ...
Page 116: ...MOTOROLA 13 6 MC68HC05T16 OPERATING MODES 13 THIS PAGE LEFT BLANK INTENTIONALLY TPG 114 ...