MOTOROLA
MC68360 USER’S MANUAL ERRATA
21
master QUICC may assert a spurious bus grant. If more than one QUICC slave is used with
a QUICC in master mode the user should not wire-or the bus grant signal to avoid bus
contention due to this spurious bus grant assertion.
15. Missing Minimum Specification.
On page 10-36, Table 10.12, the minimum specification for specification 152 was not
correct. The correct specifications are 20ns for 25MHz and 15ns for 33MHz. On the same
page the maximum specification for specification 161A was missing. The max spec is 23ns
for 33MHz. On the same page the minimum specification for 166 was missing. The minimum
specification should have been 3ns for both 25MHz and 33MHz.
Also on page10-36, at the bottom of the table, note 2 should state:
“2. For internal/external bus master to external memory or peripheral. The max for J17A and
newer masks is 12ns; J17A was released 2Q97.”
16. Typo on Figure 10-31.
On page 10-42, Figure 10-31, specification 187 was referenced to the wrong place. The cor-
rect reference should be from assertion of MBARE to assertion of DS.
17. Typo on specification number.
On page 10-45 and page 10-47 the specification number for R/W to AS assertion should be
214 not 164
18. Typo on External MC68030/MC68360 DRAM Asynchronous Cycle Timing Diagram.
On page 10-47, Figure 10-35, the specification for AMUX signal negation should be 119.
Specification 209 should be replaced with specification 119.
19. The clock reference is EXTAL, not CLKO1.
On pages 10-51 and 10-56, the following note should be added:
3. The clock reference is EXTAL, not CLKO1.
On the same pages, superscript of 3 should be added for specifications 252, 258 and 296.
Also on the same page spec 252 the max value for 33MHz should be 5nSec not 6nSec.
20. Correction on Figure 10-40.
On page 10-52, Figure 10-40, the note under D31–D0 should be “(040 READ)” and
“(OUTPUT)”.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
.
..