10-8
DSP56309UM/D MOTOROLA
On-Chip Emulation Module
OnCE Controller
10.4.2
OnCE Decoder (ODEC)
The ODEC supervises the entire OnCE module activity. It receives as input the 8-bit
command from the OCR, a signal from JTAG Controller (indicating that 8 or 24 bits have
been received and update of the selected data register must be performed), and a signal
indicating that the core was halted. The ODEC generates all the strobes required for
reading and writing the selected OnCE registers.
10.4.3
OnCE Status and Control Register (OSCR)
The OSCR is a 24-bit register used to enable trace mode and to indicate the cause of
entering debug mode. The control bits are read/write while the status bits are read-only.
The OSCR bits are cleared by a hardware RESET signal. The OSCR is shown in
.
10.4.3.1
Trace Mode Enable (TME) Bit 0
The TME control bit, when set, enables trace mode.
10.4.3.2
Interrupt Mode Enable (IME) Bit 1
The IME control bit, when set, causes the chip to execute a vectored interrupt to the
address VBA:$06 instead of entering debug mode.
10.4.3.3
Software Debug Occurrence (SWO) Bit 2
The SWO bit is a read-only status bit that is set when debug mode is entered because of
the execution of the DEBUG or DEBUGcc instruction with condition true. This bit is
cleared when leaving debug mode.
10.4.3.4
Memory Breakpoint Occurrence (MBO) Bit 3
The MBO bit is a read-only status bit that is set when debug mode is entered because a
memory breakpoint has been encountered. This bit is cleared when leaving debug mode.
Figure 10-5
OnCE Status and Control Register (OSCR)
OnCE Status and
Control Register
Read/Write
OS1 OS0
TO MBO SWO IME TME
9
8
7
6
5
4
3
2
1
0
23
Indicates reserved bits, written as 0 for future compatibility
AA0705
Summary of Contents for DSP56309
Page 25: ...xxii DSP56309UM D MOTOROLA Figure D 25 Port E Registers PCRE PRRE PDRE D 39 ...
Page 30: ...MOTOROLA DSP56309UM D 1 1 SECTION 1 DSP56309 OVERVIEW ...
Page 47: ...1 18 DSP56309UM D MOTOROLA DSP56309 Overview DSP56309 Architecture Overview ...
Page 48: ...MOTOROLA DSP56309UM D 2 1 SECTION 2 SIGNAL CONNECTION DESCRIPTIONS ...
Page 85: ...2 38 DSP56309UM D MOTOROLA Signal Connection Descriptions OnCE JTAG Interface ...
Page 86: ...MOTOROLA DSP56309UM D 3 1 SECTION 3 MEMORY CONFIGURATION ...
Page 104: ...MOTOROLA DSP56309UM D 4 1 SECTION 4 CORE CONFIGURATION ...
Page 124: ...MOTOROLA DSP56309UM D 5 1 SECTION 5 GENERAL PURPOSE I O ...
Page 125: ...5 2 DSP56309UM D MOTOROLA General Purpose I O 5 1 INTRODUCTION 5 3 5 2 PROGRAMMING MODEL 5 3 ...
Page 128: ...MOTOROLA DSP56309UM D 6 1 SECTION 6 HOST INTERFACE HI08 ...
Page 166: ...MOTOROLA DSP56309UM D 7 1 SECTION 7 ENHANCED SYNCHRONOUS SERIAL INTERFACE ESSI ...
Page 212: ...MOTOROLA DSP56309UM D 8 1 SECTION 8 SERIAL COMMUNICATION INTERFACE SCI ...
Page 241: ...8 30 DSP56309UM D MOTOROLA Serial Communication Interface SCI GPIO Signals and Registers ...
Page 242: ...MOTOROLA DSP56309UM D 9 1 SECTION 9 TRIPLE TIMER MODULE ...
Page 269: ...9 28 DSP56309UM D MOTOROLA Triple Timer Module Timer Operational Modes ...
Page 270: ...MOTOROLA DSP56309UM D 10 1 SECTION 10 ON CHIP EMULATION MODULE ...
Page 302: ...MOTOROLA DSP56309UM D 11 1 SECTION 11 JTAG PORT ...
Page 369: ...C 22 DSP56309UM D MOTOROLA DSP56309 BSDL Listing ...
Page 370: ...MOTOROLA DSP56309UM D D 1 APPENDIX D PROGRAMMING REFERENCE ...
Page 405: ......
Page 409: ......