Triple Timer Module
Triple Timer Module Programming Model
MOTOROLA
DSP56309UM/D 9-13
The INV bit is cleared by a hardware RESET signal or a software RESET instruction.
The INV bit affects both the timer and GPIO modes. To insure correct operation, this bit
should be changed only when one or both of the following conditions is true:
¥ The timer has been disabled by clearing the TE bit in the TCSR.
¥ The timer is in GPIO mode.
The INV bit does not affect the polarity of the prescaler source when the TIO is used as
input to the prescaler.
9.3.4.6
Timer Reload Mode (TRM) Bit 9
The TRM bit controls the counter preload operation.
In timer (0Ð3) and watchdog (9Ð10) modes, the counter is preloaded with the TLR value
after the TE bit is set and the first internal or external clock signal is received. If the TRM
bit is set, the counter is reloaded each time after it reaches the value contained by the
TCR. In PWM mode (7), the counter is reloaded each time counter overflow occurs. In
measurement (4Ð5) modes, if the TRM and the TE bits are set, the counter is preloaded
with the TLR value on each appropriate edge of the input signal.
If the TRM bit is cleared, the counter operates as a free running counter and is
incremented on each incoming event. The TRM bit is cleared by a hardware RESET
signal or a software RESET instruction.
7
Ñ
Ñ
Pulse generated
by the timer has
positive
polarity
Pulse generated by
the timer has
negative
polarity
9
Ñ
Ñ
Pulse generated
by the timer has
positive
polarity
Pulse generated by
the timer has
negative
polarity
10
Ñ
Ñ
Pulse generated
by the timer has
positive
polarity.
Pulse generated by
the timer has
negative
polarity
Table 9-3
Inverter (INV) Bit Operation (Continued)
Mode
TIO Programmed as Input
TIO Programmed as Output
INV = 0
INV = 1
INV = 0
INV = 1
Summary of Contents for DSP56309
Page 25: ...xxii DSP56309UM D MOTOROLA Figure D 25 Port E Registers PCRE PRRE PDRE D 39 ...
Page 30: ...MOTOROLA DSP56309UM D 1 1 SECTION 1 DSP56309 OVERVIEW ...
Page 47: ...1 18 DSP56309UM D MOTOROLA DSP56309 Overview DSP56309 Architecture Overview ...
Page 48: ...MOTOROLA DSP56309UM D 2 1 SECTION 2 SIGNAL CONNECTION DESCRIPTIONS ...
Page 85: ...2 38 DSP56309UM D MOTOROLA Signal Connection Descriptions OnCE JTAG Interface ...
Page 86: ...MOTOROLA DSP56309UM D 3 1 SECTION 3 MEMORY CONFIGURATION ...
Page 104: ...MOTOROLA DSP56309UM D 4 1 SECTION 4 CORE CONFIGURATION ...
Page 124: ...MOTOROLA DSP56309UM D 5 1 SECTION 5 GENERAL PURPOSE I O ...
Page 125: ...5 2 DSP56309UM D MOTOROLA General Purpose I O 5 1 INTRODUCTION 5 3 5 2 PROGRAMMING MODEL 5 3 ...
Page 128: ...MOTOROLA DSP56309UM D 6 1 SECTION 6 HOST INTERFACE HI08 ...
Page 166: ...MOTOROLA DSP56309UM D 7 1 SECTION 7 ENHANCED SYNCHRONOUS SERIAL INTERFACE ESSI ...
Page 212: ...MOTOROLA DSP56309UM D 8 1 SECTION 8 SERIAL COMMUNICATION INTERFACE SCI ...
Page 241: ...8 30 DSP56309UM D MOTOROLA Serial Communication Interface SCI GPIO Signals and Registers ...
Page 242: ...MOTOROLA DSP56309UM D 9 1 SECTION 9 TRIPLE TIMER MODULE ...
Page 269: ...9 28 DSP56309UM D MOTOROLA Triple Timer Module Timer Operational Modes ...
Page 270: ...MOTOROLA DSP56309UM D 10 1 SECTION 10 ON CHIP EMULATION MODULE ...
Page 302: ...MOTOROLA DSP56309UM D 11 1 SECTION 11 JTAG PORT ...
Page 369: ...C 22 DSP56309UM D MOTOROLA DSP56309 BSDL Listing ...
Page 370: ...MOTOROLA DSP56309UM D D 1 APPENDIX D PROGRAMMING REFERENCE ...
Page 405: ......
Page 409: ......