RTE-V830-PC
USER’ S MANUAL
17
Port 1: DRAM access condition setting output port (input).....61000804h
P17
P16
P15
P14
P13
P12
P11
P10
PRCWIDE
1
PRCWIDE
0
RDCAS
WIDE1
RDCAS
WIDE0
WRCAS
WIDE0
MINRAS
WIDE2
MINRAS
WIDE1
MINRAS
WIDE0
MINRASWIDE2..0: These bits specify the minimum RAS width for DRAM operations.
RASWIDE
2
RASWIDE
1
RASWIDE
0
Function
0
0
0
This bit combination shall not be specified.
0
0
1
This bit combination shall not be specified.
0
1
0
The minimum RAS width is specified to be two CPU bus
clock cycles.
0
1
1
The minimum RAS width is specified to be three CPU bus
clock cycles.
1
0
0
The minimum RAS width is specified to be four CPU bus
clock cycles.
1
0
1
This bit combination shall not be specified.
1
1
0
This bit combination shall not be specified.
1
1
1
This bit combination shall not be specified.
WRCASWIDE0: This bit specifies the CAS width for DRAM write operations.
WRCASWIDE0 Function
0
The CAS width for a write operation is specified to be one CPU bus clock
cycle.
1
The CAS width for a write operation is specified to be two CPU bus clock
cycles.
RDCASWIDE1..0: These bits specify the CAS width for DRAM read operations.
RDCASWIDE1
RDCASWIDE0
Function
0
0
This bit combination shall not be specified.
0
1
The CAS width for a read operation is specified to be one
CPU bus clock cycle.
1
0
The CAS width for a read operation is specified to be two
CPU bus clock cycles.
1
1
The CAS width for a read operation is specified to be three
CPU bus clock cycles.