System Register Block
UG0331 User Guide Revision 15.0
725
22.3.83 USB Status Register
22.3.84 eNVM Status Register
0
FAB_PLL_LOCK
0
If CLK_BASE is generated from a PLL in the fabric, this signal must be
connected from the LOCK output of that PLL. When the FACC is going
through its PLL initialization stage (either under system controller control
or MSS master control), this signal is ANDed with the LOCK output of the
MPLL. Only when both PLLs are in lock, is the system considered to be
ready for switching to PLL-derived clock. If CLK_BASE is not derived
from a fabric PLL, then the user must ensure that this signal is tied High
at the fabric interface. Allowed values:
0: Fabric PLL is not in lock.
1: Fabric PLL is in lock or CLK_BASE is not derived from a fabric PLL.
Table 740 •
USB_SR
Bit
Number Name
Reset
Value
Description
[31:2]
Reserved
0
1
LPI_CARKIT_EN
0
Asserted when entry is made into CarKit mode and cleared on exit
from CarKit mode.
0
POWERDN
0
Asserted when CLK may be stopped to save power.
Table 741 •
ENVM_SR
Bit
Number Name
Reset
Value
Description
[31:2]
Reserved
0
1:0
ENVM_BUSY
0
Active high signals indicate a busy state per eNVM for CLK-driven
operations and for internal operations triggered by the
write/program/erase/transfer command.
ENVM_BUSY[1] = Busy indication from eNVM1
ENVM_BUSY[0] = Busy indication from eNVM0
Table 739 •
MSSDDR_PLL_STATUS
(continued)
Bit
Number Name
Reset
Value
Description