Watchdog Timer
UG0331 User Guide Revision 15.0
635
2.
Clicking
Watchdog Timer
displays the watchdog timer configuration window, as shown in the
following figure.
Figure 271 •
Watchdog Timer Configuration Window
•
Timeout behavior
: The watchdog timer default setting is reset generation on timeout. When
interrupt generation is selected, the WDOGTIMEOUTINT output is asserted on timeout and
remains asserted until the interrupt is cleared
•
Interrupt Port:
If the Timeout behavior option has been set to interrupt you can expose the
WD_TIMEOUT (WDOGTIMEOUTINT) port the FPGA fabric by checking the Expose
WD_TIMEOUT (WDOGTIMEOUTINT) port to Fabric check box.
•
Refresh Count:
Use the Refresh Count option to set the WDOGLOAD register value (Flash
Bits) at POR or when the device is reset (DEVRST_N is asserted/de-asserted). Refresh Count
value should be higher or equal to the default value, which is 0x1800000.
•
Counter Threshold:
Use the Counter Threshold option to set the value for WDOGMVRP
System register. It is possible to avoid having forbidden and permitted windows by ensuring that
the value in the WDOGMVRP is greater than the value in the WDOGLOAD. Refer to the
Loading and Refreshing the Watchdog Timer,
for a detailed description of forbidden
and permitted windows.
3.
The watchdog timer signals in top level instance are shown in the following figure.
Figure 272 •
Watchdog Timer Signals