![Microchip Technology PIC12F1501 Manual Download Page 219](http://html1.mh-extra.com/html/microchip-technology/pic12f1501/pic12f1501_manual_1785833219.webp)
PIC16(L)F1508/9
DS40001609E-page 220
2011-2015 Microchip Technology Inc.
REGISTER 21-3:
SSPxCON2: SSP CONTROL REGISTER 2
(1)
R/W-0/0
R-0/0
R/W-0/0
R/S/HS-0/0 R/S/HS-0/0
R/S/HS-0/0
R/S/HS-0/0
R/W/HS-0/0
GCEN
ACKSTAT
ACKDT
ACKEN
RCEN
PEN
RSEN
SEN
bit 7
bit 0
Legend:
R = Readable bit
W = Writable bit
U = Unimplemented bit, read as ‘0’
u = Bit is unchanged
x = Bit is unknown
-n/n = Value at POR and BOR/Value at all other Resets
‘1’ = Bit is set
‘0’ = Bit is cleared
HC = Cleared by hardware
S = User set
bit 7
GCEN:
General Call Enable bit (in I
2
C Slave mode only)
1
= Enable interrupt when a general call address (0x00 or 00h) is received in the SSPxSR
0
= General call address disabled
bit 6
ACKSTAT:
Acknowledge Status bit (in I
2
C mode only)
1
= Acknowledge was not received
0
= Acknowledge was received
bit 5
ACKDT:
Acknowledge Data bit (in I
2
C mode only)
In Receive mode:
Value transmitted when the user initiates an Acknowledge sequence at the end of a receive
1
= Not Acknowledge
0
= Acknowledge
bit 4
ACKEN:
Acknowledge Sequence Enable bit (in I
2
C Master mode only)
In Master Receive mode:
1
= Initiate Acknowledge sequence on SDAx and SCLx pins, and transmit ACKDT data bit.
Automatically cleared by hardware.
0
= Acknowledge sequence idle
bit 3
RCEN:
Receive Enable bit (in I
2
C Master mode only)
1
= Enables Receive mode for I
2
C
0
= Receive idle
bit 2
PEN:
Stop Condition Enable bit (in I
2
C Master mode only)
SCKx Release Control:
1
= Initiate Stop condition on SDAx and SCLx pins. Automatically cleared by hardware.
0
= Stop condition idle
bit 1
RSEN:
Repeated Start Condition Enable bit (in I
2
C Master mode only)
1
= Initiate Repeated Start condition on SDAx and SCLx pins. Automatically cleared by hardware.
0
= Repeated Start condition idle
bit 0
SEN:
Start Condition Enable/Stretch Enable bit
In Master mode:
1
= Initiate Start condition on SDAx and SCLx pins. Automatically cleared by hardware.
0
= Start condition idle
In Slave mode:
1
= Clock stretching is enabled for both slave transmit and slave receive (stretch enabled)
0
= Clock stretching is disabled
Note 1:
For bits ACKEN, RCEN, PEN, RSEN, SEN: If the I
2
C module is not in the Idle mode, this bit may not be
set (no spooling) and the SSPxBUF may not be written (or writes to the SSPxBUF are disabled).