MDDR Subsystem
Microsemi Proprietary UG0446 User Guide Revision 7.0
51
Figure 31 •
Memory Configurations
4.
Configure the
System Clock
and Subsystem clocks in the
Clocks
tab. The following image shows
the
Clocks
configuration dialog.
•
Select the
On-chip 25/50 MHz RC Oscillator
•
Configure
HPMS_CCC for MDDR_CLK
5.
Configure
HPMS_CLK, APB_0_CLK, FIC_0_CLK clocks
as 111 MHz and the
MDDR_CLK
clock
as 333 MHz.
Figure 32 •
Clocks Configuration
6.
Navigate to the
Memory Map
tab giving the required data in the rest of the
System Builder
tabs.
For more Information on how to use HPDMA, refer to the HPDMA chapter in UG0448: IGLOO2 High
Performance Memory Subsystem User Guide.