
DS3171/DS3172/DS3173/DS3174
209
Register Name:
CC.RSR1
Register Description:
Clear Channel Receive Status Register #1
Register Address:
(1,3,5,7)24h
Bit
# 15 14 13 12 11 10 9 8
Name Reserved Reserved -- Reserved Reserved Reserved Reserved RUA1
Default
0 0 0 0 0 0 0 0
Bit
# 7 6 5 4 3 2 1 0
Name Reserved Reserved -- Reserved Reserved Reserved Reserved LOS
Default
0 0 0 0 0 0 0 0
Bit 8: Receive Unframed All 1’s (RUA1)
– When 0, the receive frame processor is not in a receive unframed all
1’s (RUA1) condition. When 1, the receive frame processor is in an RUA1 condition.
Bit 0: Loss Of Signal (LOS)
– When 0, the receive loss of signal (LOS) input (RLOS) is low. When 1, RLOS is
high.
Register Name:
CC.RSRL1
Register Description:
Clear Channel Receive Status Register Latched #1
Register Address:
(1,3,5,7)28h
Bit
# 15 14 13 12 11 10 9 8
Name Reserved Reserved Reserved Reserved Reserved Reserved Reserved RUA1L
Default
0 0 0 0 0 0 0 0
Bit
# 7 6 5 4 3 2 1 0
Name Reserved Reserved Reserved Reserved Reserved Reserved Reserved LOSL
Default
0 0 0 0 0 0 0 0
Bit 8: Receive Unframed All 1’s Latched (RUA1L)
– This bit is set when the RUA1 bit changes state.
Bit 0: Loss Of Signal Change
Latched
(LOSL)
– This bit is set when the LOS bit changes state.
Register Name:
CC.RSRIE1
Register Description:
Clear Channel Receive Status Register Interrupt Enable #1
Register Address:
(1,3,5,7)2Ch
Bit
# 15 14 13 12 11 10 9 8
Name Reserved Reserved Reserved Reserved Reserved Reserved Reserved RUA1IE
Default
0 0 0 0 0 0 0 0
Bit
# 7 6 5 4 3 2 1 0
Name Reserved Reserved Reserved Reserved Reserved Reserved Reserved LOSIE
Default
0 0 0 0 0 0 0 0
Bit 8: Receive Unframed All 1’s Interrupt Enable (RUA1IE)
– This bit enables an interrupt if the RUA1L bit is set.
0 = interrupt disabled
1 = interrupt enabled
Bit 0: Loss Of Signal Interrupt Enable (LOSIE)
– This bit enables an interrupt if the LOSL bit is set.
0 = interrupt disabled
1 = interrupt enabled