
DS3171/DS3172/DS3173/DS3174
172
12.8.2 Trail Trace Receive Side Register Map
The receive side utilizes seven registers.
Table 12-22. Trail Trace Receive Side Register Map
Address
Register
Register Description
(0,2,4,6)F0h TT.RCR
Trail Trace Receive Control Register
(0,2,4,6)F2h TT.RIAR
Trail Trace Receive Identifier Address Register
(0,2,4,6)F4h TT.RSR
Trail Trace Receive Status Register
(0,2,4,6)F6h TT.RSRL
Trail Trace Receive Status Register Latched
(0,2,4,6)F8h TT.RSRIE
Trail Trace Receive Status Register Interrupt Enable
(0,2,4,6)FAh -- Unused
(0,2,4,6)FCh TT.RIR
Trail Trace Receive Identifier Register
(0,2,4,6)FEh TT.EIR
Trail Trace Expected Identifier Register
12.8.2.1 Register Bit Descriptions
Register Name:
TT.RCR
Register Description:
Trail Trace Receive Control Register
Register Address:
(0,2,4,6)F0h
Bit
# 15 14 13 12 11 10 9 8
Name
-- -- -- -- -- -- -- --
Default
0 0 0 0 0 0 0 0
Bit
# 7 6 5 4 3 2 1 0
Name -- --
Reserved
Reserved
RMAD
RETCE
RDIE
RBRE
Default
0 0 0 0 0 0 0 0
Bit 3: Receive Multi-frame Alignment Disable (RMAD)
– When 0, multi-frame alignment is performed. When 1,
multi-frame alignment is disabled and the trail trace bytes are stored starting with a random byte.
Bit 2: Receive Expected Trail Trace Comparison Enable (RETCE)
– When 0, expected trail trace comparison is
disabled. When 1, expected trail trace comparison is performed. Note: When the RMAD bit is one, expected trail
trace comparison is disabled regardless of the setting of this bit.
Bit 1: Receive Data Inversion Enable (RDIE)
– When 0, the incoming data is directly passed on for trail trace
processing. When 1, the incoming data is inverted before being passed on for trail trace processing.
Bit 0: Receive Bit Reordering Enable (RBRE)
– When 0, bit reordering is disabled (The first bit received is the
MSB
TT.RIR
.RTD[7] of the byte). When 1, bit reordering is enabled (The first bit received is the LSB
TT.RIR
.RTD[0] of the byte).