MAX32600 User’s Guide
System Configuration and Management
4.1 Power Ecosystem and Operating Modes
Address
Register
32b
Word Len
Description
0x40090A50
1
Power Sequencer Flags
0x40090A54
1
Power Sequencer Flags Mask Register
4.1.13.1.1
PWRSEQ_REG0
PWRSEQ_REG0.pwr_lp1
Field
Bits
Default
Access
Description
pwr_lp1
0
0 (PwrSeq RSTN, see note)
R/W
Shutdown Power Mode Select
• 0: Shutdown to LP0 (default)
• 1: Shutdown to LP1
Note
This field is reset by any of the following conditions/ events:
• PwrSeq RSTN (power sequencer asynchronous reset)
• System Reboot event
• Whenever pwr_prv_pwr_fail_r == 1
PWRSEQ_REG0.pwr_first_boot
Field
Bits
Default
Access
Description
pwr_first_boot
1
1
R/W
Wake on First Boot
Wakeup on first power automatically. (default 1)
PWRSEQ_REG0.pwr_sys_reboot
Rev.1.3 April 2015
Maxim Integrated
Page 71