MAX32600 User’s Guide
Communication Peripherals
7.2 SPI
Selects which SS slave select (out of those which are supported) will be asserted during a SPI transaction.
SPIn_MSTR_CFG.three_wire_mode
Field
Bits
Default
Access
Description
three_wire_mode
3
0
R/W
3-Wire Mode
• 0: Disabled
• 1: Enabled - SDIO[0] will serve as both MOSI and MISO (half duplex mode)
SPIn_MSTR_CFG.spi_mode
Field
Bits
Default
Access
Description
spi_mode
5:4
00b
R/W
SPI Mode
Defines Clock Polarity (bit 5) and Clock Phase (bit 4), collectively referred to as SPI Mode.
SPIn_MSTR_CFG.page_size
Field
Bits
Default
Access
Description
page_size
7:6
00b
R/W
Page Size
Defines number of bytes per page, for transactions that define their length in number of pages.
• 00b: 4 bytes per page
• 01b: 8 bytes per page
• 10b: 16 bytes per page
• 11b: 4 bytes per page
Rev.1.3 April 2015
Maxim Integrated
Page 271