
MAX32600 User’s Guide
Peripheral Management Unit (PMU)
6.4 Registers (PMU)
CPU interrupt enable/disable for this PMU channel.
• 0: No interrupts will be generated for this channel.
• 1: The PMU will generate an interrupt when the Descriptor Interrupt flag is set. AHB bus error or bus timeout conditions will cause a halt to PMU operation.
PMUn_CFG.burst_size
Field
Bits
Default
Access
Description
burst_size
28:24
00000b
R/W
DMA Maximum Burst Size
This field controls the maximum size of the PMU transfer bursts in bytes (e.g., 10h - 16 bytes or 4 dwords)
6.4.1.3
PMUn_LOOP
PMUn_LOOP.counter_0
Field
Bits
Default
Access
Description
counter_0
15:0
0000h
R/W
PMU Channel Loop Counter 0
PMUn_LOOP.counter_1
Field
Bits
Default
Access
Description
counter_1
31:16
0000h
R/W
PMU Channel Loop Counter 1
6.4.1.4
PMUn_OP
Default
Access
Description
00000000h
R/W
Current Descriptor DWORD 0 (OP)
Rev.1.3 April 2015
Maxim Integrated
Page 214