![Marvell PXA300 Developer'S Manual Download Page 370](http://html.mh-extra.com/html/marvell/pxa300/pxa300_developers-manual_1734615370.webp)
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69rlq62d-f714peg4 * Memec (Headquar
ter
s) - Unique
Tec
h,
Insight,
Impact
MAR
VELL CONFIDENTIAL,
UNDER ND
A# 12101050
69r
lq62d-f714peg4 * Memec (Headquar
ters) - Unique
T
ech, Insight, Impact * UNDER ND
A# 12101050
MAR
VELL CONFIDENTIAL - UNA
UTHORIZED DISTRIB
UTION OR USE STRICTL
Y PR
OHIBITED
PXA300 Processor and PXA310 Processor
Vol. I: System and Timer Configuration Developers Manual
Doc. No. MV-TBD-00 Rev. A
CONFIDENTIAL
Copyright © 12/13/06 Marvell
Page 370
Document Classification: Proprietary Information
December 13, 2006 10:46 am,
Preliminary
Not approved by Document Control. For review only.
12.5.4
Interrupt Controller Mask Registers (ICMR and ICMR2)
The read/write Interrupt Controller Mask registers (ICMR and ICMR2) contain one mask bit per pending
interrupt. Any active interrupt from the source is sent to the IRQ or FIQ under the following conditions:
•
If the corresponding mask bit in the ICMR (or ICMR2) is set and the processor is in the S0/D0/C0 state.
•
If the corresponding mask bit in the ICMR (or ICMR2) is set and the processor is in S0/D0/C1 state and the
ICCR[DIM] bit is set
•
If the processor is in S0/D0/C1 state and the ICCR[DIM] bit is cleared, irrespective of the mask bits in the
ICMR (or ICMR2) register.
The ICMR and ICMR2 bits are initialized and reset to zero, which indicates that all interrupts are masked at reset
and that ICMR and ICMR2 must be configured by software.
7
R
GRAPHICS
0 = No interrupt notification
1 = interrupt occurs and ((mask bit(0) = 0b1) OR (DIM bit = 0b0)) and
(interrupt level (39) = 0b1)
6
R
USIM 2
0 = No interrupt notification
1 = interrupt occurs and ((mask bit(0) = 0b1) OR (DIM bit = 0b0)) and
(interrupt level (38) = 0b1)
5
—
—
reserved
4
—
—
reserved
3
—
—
reserved
2
R
CONSUMER
IR
Consumer IR
0 = No interrupt notification
1 = Consumer IR interrupt occurs and ((mask bit(0) = 0b1) OR (DIM bit
= 0b0)) and (interrupt level (34) = 0b1)
1
R
CIF
Capture Interface
0 = No interrupt notification
1 = Capture Interface interrupt occurs and ((mask bit(0) = 0b1) OR
(DIM bit = 0b0)) and (interrupt level (33) = 0b1)
0
—
—
reserved
Table 12-8. ICFP2 Bit Definitions (Sheet 2 of 2)
Physical Address
0x40D0_00A8
Coprocessor Register: CP6, CR9
ICFP2
Interrupt Controller
User
Settings
Bit
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reserved
reserved
reserved
rese
rv
e
d
BCCU
DME
M
C
W
AKE
UP
1
W
AKE
UP
0
rese
rv
e
d
S
G
P MP
MU
US
B 2
NAN
D INF
ONE
WI
RE
rese
rv
e
d
rese
rv
e
d
MM
C
2
rese
rv
e
d
G
R
A
P
HICS
U
S
IM
2
rese
rv
e
d
resreve
d
rese
rv
e
d
C
O
NS
UM
E
R
I
R
CI
F
rese
rv
e
d
Reset ?
?
?
?
?
?
?
?
?
?
?
0
0
0
0
?
0
0
0
0
?
?
0
?
0
0
?
?
?
0
0
?
Bits
Access
Name
Description