DSP1611/17/18/27/28/29 DIGITAL SIGNAL PROCESSOR
Information Manual
Parallel I/O (DSP1617 Only)
April 1998
8-18
DRAFT COPY
Lucent Technologies Inc.
(continued)
8.2.2 Latent Reads (continued)
5-4196
Figure 8-11. PIO Latent Reads Hardware
5-4197.a
Figure 8-12. PIO Latent Reads Timing
PIO
STROBES
PIDS
EXTERNAL
DEVICE
PB (8)
pdx [IN]
IDB
16
DSP1617
CKO
PSEL[2:0]
PIDS
PB
VALID
*r0 = pdx0
*r0 = pdx0
2-CYCLE DATA MOVE RESULTS
IN MEANINGLESS DATA TO MEMORY,
GENERATES EXTERNAL READ OF W1.
NEXT 2-CYCLE DATA MOVE
RESULTS IN TRANSFER OF W2
TO MEMORY.
VALID
W1
VALID
W2
Summary of Contents for DSP1611
Page 18: ...Chapter 1 Introduction...
Page 27: ...Chapter 2 Hardware Architecture...
Page 52: ...Chapter 3 Software Architecture...
Page 116: ...Chapter 4 Instruction Set...
Page 154: ...Chapter 5 Core Architecture...
Page 176: ...Chapter 6 External Memory Interface...
Page 208: ...Chapter 7 Serial I O...
Page 237: ...Chapter 8 Parallel I O DSP1617 Only...
Page 261: ...Chapter 9 Parallel Host Interface PHIF DSP1611 18 27 28 29 Only...
Page 275: ...Chapter 10 Bit I O Unit...
Page 284: ...Chapter 11 JTAG Test Access Port...
Page 306: ...Chapter 12 Timer...
Page 313: ...Chapter 13 Bit Manipulation Unit...
Page 325: ...Chapter 14 Error Correction Coprocessor DSP1618 28 Only...
Page 350: ...Chapter 15 Interface Guide...
Page 367: ...Appendix A Instruction Encoding...
Page 379: ...Appendix B Instruction Set Summary...
Page 381: ...aD extractz aS IM16 B 52 aD insert aS arM B 53 aD insert aS IM16 B 54 aD aS aaT B 55...
Page 437: ...Index...