B-2
External Memory Interface Diagram Examples
Figure B.2
64 Kbyte Interface with 150 ns Memory
LSI53C896
27C512-15/
MOE/
OE
MCE/
CE
D[7:0]
8
MAD[7:0]
Bus
CK
Q[7:0]
8
A[7:0]
QE
D[5:0]
CK
Q[5:0]
QE
6
A[15:8]
6
V
DD
MAS0/
MAS1/
8
Note: MAD 3, 1, 0 pulled LOW internally. MAD bus sense logic enabled for 64 Kbyte of fast memory (150 ns
devices @ 33 MHz).
HCT374
HCT374
GPIO4
MWE/
VPP
Control
+ 12 V
VPP
WE
Optional - for Flash Memory only, not
required for EEPROMS.
28F512-15/
Socket
D[7:0]
MAD2
4.7 K
*
Summary of Contents for LSI53C896
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 88: ...2 62 Functional Description...
Page 112: ...3 24 Signal Descriptions...
Page 306: ...6 38 Specifications This page intentionally left blank...
Page 310: ...6 42 Specifications This page intentionally left blank...
Page 338: ...6 70 Specifications Figure 6 40 LSI53C896 329 BGA Bottom View...
Page 340: ...6 72 Specifications...
Page 346: ...A 6 Register Summary...
Page 362: ...IX 12 Index...