PCI and External Memory Interface Timing Diagrams
6-31
Figure 6.21 Burst Read, 32-Bit Address and Data
t
1
t
2
CLK
GPIO0_FETCH/
(Driven by LSI53C895A)
GPIO1_MASTER/
(Driven by LSI53C895A)
REQ/
(Driven by LSI53C895A)
PAR
(Driven by LSI53C895A-
IRDY/
(Driven by LSI53C895A)
TRDY/
(Driven by Target)
STOP/
(Driven by Target)
DEVSEL/
(Driven by Target)
AD
(Driven by LSI53C895A-
C_BE/
(Driven by LSI53C895A)
t
3
CMD
GNT/
(Driven by Arbiter)
FRAME/
(Driven by LSI53C895A)
Addr
Out
t
2
Addr; Target-Data)
Addr; Target-Data)
BE
Data In
Out
In
In
Summary of Contents for LSI53C895A
Page 6: ...vi Preface...
Page 16: ...xvi Contents...
Page 222: ...4 114 Registers...
Page 260: ...5 38 SCSI SCRIPTS Instruction Set...
Page 298: ...6 38 Electrical Specifications This page intentionally left blank...
Page 302: ...6 42 Electrical Specifications This page intentionally left blank...
Page 330: ...6 70 Electrical Specifications This page intentionally left blank...