![LSI LSI53C1030 Technical Manual Download Page 102](http://html1.mh-extra.com/html/lsi/lsi53c1030/lsi53c1030_technical-manual_1944107102.webp)
4-18
PCI Host Register Description
Version 2.1
Copyright © 2001, 2002, 2003 by LSI Logic Corporation. All rights reserved.
Register: 0xXX
Power Management Capability ID
Read Only
Power Management Capability ID
[7:0]
This register indicates the type of the current data struc-
ture. It is set to 0x01 to indicate the Power Management
Data Structure.
Register: 0xXX
Power Management Next Pointer
Read Only
Power Management Next Pointer
[7:0]
This register contains the pointer to the next item in the
PCI function’s extended capabilities list. The value of this
register varies according to system configuration.
Register: 0xXX
Power Management Capabilities
Read Only
PME_Support [15:11]
These bits define the power management states in which
the device asserts the Power Management Event (PME)
pin. The LSI53C1030 clears these bits since the
LSI53C1030 does not provide a PME signal.
7
0
Power Management Capability ID
0
0
0
0
0
0
0
1
7
0
Power Management Next Pointer
X
X
X
X
X
X
X
X
15
11
10
9
8
7
6
5
4
3
2
0
Power Management Capabilities
0
0
0
0
0
1
1
0
0
0
0
0
0
0
1
0
Summary of Contents for LSI53C1030
Page 6: ...vi Preface Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Page 10: ...x Contents Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Page 12: ...xii Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Page 16: ...xvi Version 2 1 Copyright 2001 2002 2003 by LSI Logic Corporation All rights reserved...
Page 170: ......