LSI Logic Confidential
SPARC Processor Address Mapping
7-3
Copyright © 2001, 2002 by LSI Logic Corporation. All rights reserved.
Figure 7.2
SPARC Processor Memory Map with External Host
Processor
7.2.2
In System with No External Master Processor
DMN-8600 SPARC processors boot from an external ROM.
shows the resulting memory map.
16 Mbyte CBus Space
256 Mbyte SDRAM Space
FFFF_FFFF
FF00_0000
FEFF_FFFF
8000_0000
9FFF_FFFF
9000_0000
8FFF_FFFF
256 Mbyte Master Space
256 Mbyte SDRAM Space
0000_0000
1FFF_FFFF
1000_0000
0FFF_FFFF
256 Mbyte Master Space
Cached
Accesses
Uncached
Accesses