
4/29/2020
Godson 3A2000 / 3B2000 Processor User Manual
30
Page 37
Godson 3A2000 / 3B2000 Processor User Manual Part 1
RAM.
Table 4-1 Shared Cache Lock Window Register Configuration
name
address
Bit field
description
Slock0_valid
0x3ff00200
[63:63] Lock window 0 valid bits
Slock0_addr
0x3ff00200
[47: 0] No. 0 lock window lock address
Slock0_mask
0x3ff00240
[47: 0] No. 0 lock window mask
Slock1_valid
0x3ff00208
[63:63] Lock window 1 valid bit
Slock1_addr
0x3ff00208
[47: 0] No. 1 lock window lock address
Slock1_mask
0x3ff00248
[47: 0] No. 1 lock window mask
Slock2_valid
0x3ff00210
[63:63] Lock window 2 valid bits
Slock2_addr
0x3ff00210
[47: 0] No. 2 lock window lock address
Slock2_mask
0x3ff00250
[47: 0] No. 2 lock window mask
Slock3_valid
0x3ff00218
[63:63] Lock window 3 valid bits
Slock3_addr
0x3ff00218
[47: 0] No. 3 lock window lock address
Slock3_mask
0x3ff00258
[47: 0] No. 3 lock window mask
For example, when an address addr makes slock0_valid && ((addr & slock0_mask) ==
(slock0_addr & slock0_mask)) is 1, this address is locked by the lock window 0.
33
Page 38
Godson 3A2000 / 3B2000 Processor User Manual Part 1
5 Matrix processing accelerator