
OpenLDI/FPD-LINK/LVDS Receiver Interface IP
User Guide
© 2017-2019 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.
12
FPGA-IPUG-02021-1.1
R1
(n-1)
R0
(n-1)
G0
(n)
R5
(n)
R4
(n)
R3
(n)
R2
(n)
R1
(n)
R0
(n)
G0
(n+1)
R5
(n+1)
R4
(n+1)
R3
(n+1)
R2
(n+1)
G2
(n-1)
G1
(n-1)
B1
(n)
B0
(n)
G5
(n)
G4
(n)
G3
(n)
G2
(n)
G1
(n)
B1
(n+1)
B0
(n+1)
G5
(n+1)
G4
(n+1)
G3
(n+1)
B3
(n-1)
B2
(n-1)
DE
(n)
Vsync
(n)
Hsync
(n)
B5
(n)
B4
(n)
B3
(n)
B2
(n)
DE
(n+1)
Vsync
(n+1)
Hsync
(n+1)
B5
(n+1)
B4
(n+1)
CLKIN
DATAIN0
DATAIN1
DATAIN2
DATAIN3
DATAIN4
DATAIN5
DATAIN6
DATAIN7
Previous
Cycle
Current
Cycle
Next
Cycle
RL1
(n-1)
RL0
(n-1)
GL0
(n)
RL5
(n)
RL4
(n)
RL3
(n)
RL2
(n)
RL1
(n)
RL0
(n)
GL0
(n+1)
RL5
(n+1)
RL4
(n+1)
RL3
(n+1)
RL2
(n+1)
GL2
(n-1)
GL1
(n-1)
BL1
(n)
BL0
(n)
GL5
(n)
GL4
(n)
GL3
(n)
GL2
(n)
GL1
(n)
BL1
(n+1)
BL0
(n+1)
GL5
(n+1)
GL4
(n+1)
GL3
(n+1)
BL3
(n-1)
BL2
(n-1)
Rsrv
(n)
CNTLF
(n)
CNTLE
(n)
BL5
(n)
BL4
(n)
BL3
(n)
BL2
(n)
Rsrv
(n+1)
CNTLF
(n+1)
CNTLE
(n+1)
BL5
(n+1)
BL4
(n+1)
Figure 2.6. Dual Channel OpenLDI/FPD-LINK/LVDS Input Bus Waveform for RGB666 Format
From the processor, data and clock are transmitted serially to the LVDS 7:1 receiver. CrossLink performs data
processing, such as converting the received LVDS serial data to pixel format.