DDR2(+LP) Compliance Testing Methods of Implementation
81
Single-Ended Signals AC Input Parameters Tests
4
PASS Condition
The mode value for the histogram for the low level voltage shall be less than or equal to the
maximum V
IL(DC)
value.
Measurement Algorithm
1 Sample/acquire signal data.
2 Find all valid negative pulses. A valid negative pulse starts at V
REF
crossing at valid falling edge
and end at V
REF
crossing at the following rising valid edge (See notes on threshold).
3 Zoom in on the first valid negative pulse and perform V
BASE
measurement. Take the V
BASE
measurement results as V
IL(DC)
value.
4 Continue the previous step with another nine valid negative pulses.
5 Determine the worst result from the set of V
IL(DC)
measured.
Summary of Contents for D9020DDRC
Page 1: ...Keysight D9020DDRC DDR2 LP Compliance Test Application Methods of Implementation ...
Page 10: ...10 DDR2 LP Compliance Testing Methods of Implementation ...
Page 46: ...2 Preparing to Take Measurements 30 DDR2 LP Compliance Testing Methods of Implementation ...
Page 70: ...3 Measurement Clock Tests 54 DDR2 LP Compliance Testing Methods of Implementation ...
Page 224: ...14 Clock Timing CT Tests 208 DDR2 LP Compliance Testing Methods of Implementation ...
Page 270: ...15 Data Strobe Timing DST Tests 254 DDR2 LP Compliance Testing Methods of Implementation ...