![Intel IXP45X Developer'S Manual Download Page 901](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092901.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
901
I2C Bus Interface Unit—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
21.10.3
I
2
C Slave Address Register - ISAR
The I
2
C Slave Address Register defines the I
2
C unit’s 7-bit slave address to which the
IXP45X/IXP46X network processors respond when in slave-receive mode. This register
is written by the processor before enabling I
2
C operations. The register is fully
programmable (no address is assigned to the I
2
C unit) so it can be set to a value other
than those of hard-wired I
2
C slave peripherals that might exist in the system. The ISAR
register default value is 0000000
2
.
Register Name:
I
2
C Slave Address Register - ISAR
Block
Base Address:
0xC801_1008
Offset Address
Reg
OffsetAddress
Reset Value
0x0000_007
Register Description:
I
2
C Slave Address Register - ISAR
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
(Reserved)
See table below.
Register
I
2
C Slave Address Register - ISAR
Bits
Name
Description
Reset
Value
Access
31:0
7
—
(Reserved)
000000H
—
6:0
I
2
C Slave
Address
I
2
C Slave Address: The 7-bit address to which the I
2
C unit responds
when in slave-receive mode.
00H
RW